# 4-/8-Channel Wideband Video Multiplexers

#### **Features**

- Wide Bandwidth: 500 MHz
- Very Low Crosstalk: −97 dB @ 5 MHz
- On-Board TTL-Compatible Latches with Readback
- Optional Negative Supply
- Low  $r_{DS(on)}$ : 45  $\Omega$
- Single-Ended or Differential Operation
- Latch-up Proof

#### **Benefits**

- Improved System Bandwidth
- Improved Channel Off-Isolation
- Simplified Logic Interfacing
- High-Speed Readback
- Allows Bipolar Signal Swings
- Reduced Insertion Loss
- Allows Differential Signal Switching

# **Applications**

- Wideband Signal Routing and Multiplexing
- Video Switchers
- ATE Systems
- Infrared Imaging
- Ultrasound Imaging

# **Description**

The DG534A is a digitally selectable 4-channel or dual 2-channel multiplexer. The DG538A is an 8-channel or dual 4-channel multiplexer. On-chip TTL-compatible address decoding logic and latches with data readback are included to simplify the interface to a microprocessor data bus. The low on-resistance and low capacitance of the these devices make them ideal for wideband data multiplexing and video and audio signal routing in channel selectors and crosspoint arrays. An optional negative supply pin allows the handling of bipolar signals without dc biasing.

The DG534A/DG538A are built on a D/CMOS process that combines n-channel DMOS switching FETs with low-power CMOS control logic, drivers and latches. The low-capacitance DMOS FETs are connected in a "T" configuration to achieve extremely high levels of off isolation. Crosstalk is reduced to -97 dB at 5 MHz by including a ground line between adjacent signal paths. An epitaxial layer prevents latch-up.

For more information refer to Siliconix Applications Note AN502.

# Functional Block Diagrams and Pin Configurations DG534ADJ DG534ADN





#### Functional Block Diagrams and Pin Configurations (Cont'd) DG538ADJ DG538ADN





# **Truth Tables and Ordering Information**

Ordering Information - DG534A

| Temp Range   | Package            | Part Number |  |  |  |
|--------------|--------------------|-------------|--|--|--|
| −40 to 85°C  | 20-Pin Plastic DIP | DG534ADJ    |  |  |  |
| -40 to 85 C  | 20-Pin PLCC        | DG534ADN    |  |  |  |
| −55 to 125°C | 20-Pin Sidebraze   | DG534AAP/88 |  |  |  |

Truth Table — DG534A

| Ī/O | A <sub>1</sub> | A <sub>0</sub> | EN | WR | RS | 4/2 <sup>a</sup> | On Switch                |                                   |             |  |  |
|-----|----------------|----------------|----|----|----|------------------|--------------------------|-----------------------------------|-------------|--|--|
| X   | X              | X              | X  | 7  | 1  | 1                | Maintains previous state |                                   |             |  |  |
| X   | X              | X              | X  | X  | 0  | X                | None                     | d)                                |             |  |  |
| X   | X              | X              | 0  | 0  | 1  | X                | None                     | 2                                 |             |  |  |
| 0   | 0              | 0              | 1  | 0  | 1  | 0                | $S_{A1}$                 | D <sub>A</sub> and D <sub>B</sub> | Latches     |  |  |
| 0   | 0              | 1              | 1  | 0  | 1  | 0                | S <sub>A2</sub>          | may be                            |             |  |  |
| 0   | 1              | 0              | 1  | 0  | 1  | 0                | S <sub>B1</sub>          | connected                         | Transparent |  |  |
| 0   | 1              | 1              | 1  | 0  | 1  | 0                | S <sub>B2</sub>          | externally                        |             |  |  |
| 0   | X              | 0              | 1  | 0  | 1  | 1                | S <sub>A1</sub> a        | and S <sub>B1</sub>               |             |  |  |
| 0   | X              | 1              | 1  | 0  | 1  | 1                | S <sub>A2</sub> a        | and S <sub>B2</sub>               | 1           |  |  |
| 1   |                | Note b         |    | 1  | 1  | Note c           |                          |                                   |             |  |  |

Logic "0" =  $V_{AL} \le 0.8 \text{ V}$ Logic "1"

 $V_{AH} \ge 2 V$ Don't Care

- Connect  $D_A$  and  $D_B$  together externally for single-ended operation.
- With  $\overline{I}/O$  high,  $A_n$  and  $\overline{E}N$  pins become outputs and reflect latch contents. See timing diagrams for more detail.
- $\overline{4}/2$  can be either "1" or "0" but should not change during these operations.

# **Truth Tables and Ordering Information (Cont'd)**

#### Ordering Information - DG538A

| Temp<br>Range | Package            | Part Number      |  |  |  |
|---------------|--------------------|------------------|--|--|--|
| −40 to 85°C   | 28-Pin Plastic DIP | DG538ADJ         |  |  |  |
| -40 to 85 C   | 28-Pin PLCC        | DG538ADN         |  |  |  |
| −55 to 125°C  | 28-Pin Sidebraze   | DG538AAP/88<br>3 |  |  |  |

#### Truth Table — DG538A

| Ī/O | A <sub>2</sub> | A <sub>1</sub> | <b>A</b> <sub>0</sub> | EN | WR | RS     | ₹/4 <sup>a</sup> | On Switch                           |                                   |                        |  |  |
|-----|----------------|----------------|-----------------------|----|----|--------|------------------|-------------------------------------|-----------------------------------|------------------------|--|--|
| X   | X              | X              | X                     | X  | 4  | 1      | 1                | Maintains previous state            |                                   |                        |  |  |
| X   | X              | X              | X                     | X  | X  | 0      | X                | None                                | (latches clear                    | red)                   |  |  |
| X   | X              | X              | X                     | 0  | 0  | 1      | X                | None                                | 2                                 |                        |  |  |
| 0   | 0              | 0              | 0                     | 1  | 0  | 1      | 0                | $S_{A1}$                            |                                   |                        |  |  |
| 0   | 0              | 0              | 1                     | 1  | 0  | 1      | 0                | S <sub>A2</sub>                     |                                   | Latches<br>Transparent |  |  |
| 0   | 0              | 1              | 0                     | 1  | 0  | 1      | 0                | S <sub>A3</sub>                     | D <sub>A</sub> and D <sub>B</sub> |                        |  |  |
| 0   | 0              | 1              | 1                     | 1  | 0  | 1      | 0                | S <sub>A4</sub>                     | should be                         |                        |  |  |
| 0   | 1              | 0              | 0                     | 1  | 0  | 1      | 0                | S <sub>B1</sub>                     | connected                         |                        |  |  |
| 0   | 1              | 0              | 1                     | 1  | 0  | 1      | 0                | S <sub>B2</sub>                     | externally                        |                        |  |  |
| 0   | 1              | 1              | 0                     | 1  | 0  | 1      | 0                | S <sub>B3</sub>                     |                                   |                        |  |  |
| 0   | 1              | 1              | 1                     | 1  | 0  | 1      | 0                | S <sub>B4</sub>                     |                                   |                        |  |  |
| 0   | X              | 0              | 0                     | 1  | 0  | 1      | 1                | S <sub>A1</sub> and S <sub>B1</sub> |                                   |                        |  |  |
| 0   | X              | 0              | 1                     | 1  | 0  | 1      | 1                | S <sub>A2</sub> and S <sub>B2</sub> |                                   |                        |  |  |
| 0   | X              | 1              | 0                     | 1  | 0  | 1      | 1                | S <sub>A3</sub> and S <sub>B3</sub> |                                   |                        |  |  |
| 0   | X              | 1              | 1                     | 1  | 0  | 1      | 1                | S <sub>A4</sub> a                   | ınd S <sub>B4</sub>               |                        |  |  |
| 1   | Note b         |                |                       | 1  | 1  | Note c |                  |                                     |                                   |                        |  |  |

 $\begin{array}{rcl} \text{Logic "0"} &=& V_{AL} \leq 0.8 \ \text{V} \\ \text{Logic "1"} &=& V_{AH} \geq 2 \ \text{V} \\ X &=& \text{Don't Care} \end{array}$ 

#### Notes:

- a. Connect D<sub>A</sub> and D<sub>B</sub> together externally for single-ended operation.
- b. With  $\overline{I}/O$  high,  $A_n$  and  $\overline{E}N$  pins become outputs and reflect latch contents. See timing diagrams for more detail.
- c.  $\overline{8}/4$  can be either "1" or "0" but should not change during these operations.

# **Absolute Maximum Ratings**

| V+ to GND0.3 V to +21 V                                                              |
|--------------------------------------------------------------------------------------|
| V+ to V0.3 V to +21 V                                                                |
| V– to GND                                                                            |
| $V_L$ $0 V \text{ to } (V+) + 0.3 V$                                                 |
| Digital Inputs $(V-)$ $-0.3$ V to $(V_L)$ + $0.3$ V or 20 mA, whichever occurs first |
| $V_S, V_D$                                                                           |
| Current (any terminal) Continuous                                                    |
| Current(S or D) Pulsed I ms 10% Duty                                                 |

| Storage Temperature      | (A Suffix)65 to 150° C<br>(D Suffix)65 to 125° C |
|--------------------------|--------------------------------------------------|
| Power Dissipation (Packa | nge) <sup>a</sup>                                |
| Plastic DIPb             |                                                  |
| PLCC <sup>c</sup>        |                                                  |
| Sidebrazed               | 1200 mW                                          |

#### Notes:

- a. All leads soldered or welded to PC board.
- b. Derate 8.3 mW/°C above 75°C.
- c. Derate 6 mW/°C above 75°C.
- d. Derate 16 mW/°C above 75°C.

# $Specifications^{a} \\$

|                                            |                       | Test Conditions<br>Unless Otherwise Spe                                                |                   |              | A St -55 to      | uffix<br>125°C   |                  | uffix<br>o 85°C  |            |     |
|--------------------------------------------|-----------------------|----------------------------------------------------------------------------------------|-------------------|--------------|------------------|------------------|------------------|------------------|------------|-----|
| Parameter                                  | Symbol                | V + = 15  V, V - = -3  V,<br>$V \overline{WR} = 0.8 \text{ V}, \overline{RS}, EN$      | Temp <sup>b</sup> | Турс         | Min <sup>d</sup> | Max <sup>d</sup> | Min <sup>d</sup> | Max <sup>d</sup> | Unit       |     |
| Analog Switch                              |                       |                                                                                        |                   |              |                  |                  |                  |                  |            |     |
| Analog Signal Rangeg                       | V <sub>ANALOG</sub>   | V - = -5 V                                                                             |                   | Full         |                  | -5               | 8                | -5               | 8          | V   |
| Drain-Source<br>On-Resistance              | r <sub>DS(on)</sub>   | $I_S = -10 \text{ mA}, V_S = 0$<br>$V_{AIL} = 0.8 \text{ V}, V_{AIH} = 0.00 \text{ V}$ | ) V               | Room<br>Full | 45               |                  | 90<br>120        |                  | 90<br>120  | Ω   |
| Resistance Match<br>Between Channels       | $\Delta r_{DS(on)}$   | Sequence Each Switch                                                                   | On                | Room         |                  |                  | 9                |                  | 9          | 52  |
| Source Off<br>Leakage Current              | I <sub>S(off)</sub>   | $V_S = 8 \text{ V}, V_D = 0 \text{ V}, EN$                                             | = 0.8 V           | Room<br>Full | 0.05             | -5<br>-50        | 5<br>50          | -5<br>-50        | 5<br>50    |     |
| Drain Off<br>Leakage Current               | $I_{D(off)}$          | $V_S = 0 \text{ V}, V_D = 8 \text{ V}, EN$                                             | = 0.8 V           | Room<br>Full | 0.1              | -20<br>-500      | 20<br>500        | -20<br>-100      | 20<br>100  | nA  |
| Drain On<br>Leakage Current                | I <sub>D(on)</sub>    | $V_{S} = V_{D} = 8 V$                                                                  |                   | Room<br>Full | 0.1              | $-20 \\ -1000$   | 20<br>1000       | $-20 \\ -200$    | 20<br>200  |     |
| Digital Control                            |                       |                                                                                        |                   |              |                  |                  |                  |                  |            |     |
| Input Voltage High                         | $V_{AIH}$             |                                                                                        |                   | Full         |                  | 2                |                  | 2                |            | V   |
| Input Voltage Low                          | $V_{ m AIL}$          |                                                                                        |                   | Full         |                  |                  | 0.8              |                  | 0.8        | 1 ' |
| Address Input Current                      | $I_{AI}$              | $V_{AI} = 0 \text{ V, or } 2 \text{ V or } .$                                          | 5 V               | Room<br>Full | -0.1             | $-1 \\ -10$      | 1<br>10          | -1<br>-10        | 1<br>10    | μΑ  |
| Address Output Current                     | $I_{AO}$              | $V_{AO} = 2.7 \text{ V}$                                                               | Room              | -21          |                  | -2.5             |                  | -2.5             | mA         |     |
|                                            | AO.                   | $V_{AO} = 0.4 \text{ V}$                                                               | Room              | 3.5          | 2.5              |                  | 2.5              |                  |            |     |
| Dynamic Characteristic                     | es                    |                                                                                        |                   |              | i                |                  | i                |                  |            |     |
| On State Input<br>Capacitance <sup>g</sup> | $C_{S(on)}$           | See Figure 11                                                                          | PLCC<br>DIP       | Room<br>Room | 28<br>31         |                  | 40<br>45         |                  | 40<br>45   |     |
| Off State Input                            |                       |                                                                                        | PLCC              | Room         | 3                |                  | 5                |                  | 4          |     |
| Capacitance <sup>g</sup>                   | $C_{S(off)}$          |                                                                                        | DIP               | Room         | 4                |                  |                  |                  | 5          | pF  |
| Off State Output                           | C                     | See Figure 12                                                                          | PLCC              | Room         | 6                |                  | 10               |                  | 8          |     |
| Capacitanceg                               | $C_{D(off)}$          |                                                                                        | DIP               | Room         | 8                |                  |                  |                  | 10         |     |
| Transition Time                            | t <sub>TRANS</sub>    | See Figure 4                                                                           |                   | Room<br>Full | 160              |                  | 300<br>500       |                  | 300<br>500 |     |
| Break-Before-Make<br>Interval              | t <sub>OPEN</sub>     | See Figure 4                                                                           |                   | Room<br>Full | 80               | 50<br>25         |                  | 50<br>25         |            | ns  |
| EN, WR Turn On Time                        | t <sub>ON</sub>       | See Figure 2 and 3                                                                     | }                 | Room<br>Full | 150              |                  | 300<br>500       |                  | 300<br>500 | 118 |
| EN, Turn Off Time                          | t <sub>OFF</sub>      | See Figure 2                                                                           | Room<br>Full      | 105          |                  | 175<br>300       |                  | 175<br>300       |            |     |
| Charge Injection                           | Qi                    | See Figure 5                                                                           |                   | Room         | -70              |                  |                  |                  |            | рC  |
| Chip Disabled Crosstalk <sup>f</sup>       | X <sub>TALK(CD)</sub> | $R_L = 75 \Omega, f = 5 MHz$                                                           | PLCC              | Room         | -75              |                  |                  |                  |            |     |
|                                            | II III (CD)           | EN = 0.8  V, See Figure 8                                                              | DIP               | Room         | -65              |                  |                  |                  |            |     |
|                                            |                       | $R_{\rm IN} = 10 \Omega, R_{\rm L} = 10$ $k\Omega$                                     | PLCC              | Room         | -97              |                  |                  |                  |            | dB  |
| Adjacent Input<br>Crosstalk <sup>f</sup>   | X <sub>TALK(AI)</sub> | f = 5 MHz, See Figure 9                                                                | DIP               | Room         | -87              |                  |                  |                  |            | -   |
|                                            |                       | $R_{IN} = 75 \Omega$ , $R_{L} = 75 \Omega$<br>f = 5 MHz, See Figure 9                  | PLCC              | Room         | -80              |                  |                  |                  |            |     |
|                                            |                       | f = 5 MHz, See Figure 9 DIP                                                            |                   | Room         | -70              |                  |                  |                  |            |     |

# **TEMIC**

### **Siliconix**

# **Specifications**<sup>a</sup>

|                                                                 |                        | Test Conditions<br>Unless Otherwise Specified                                                                           |              |                   |                  | <b>A Suffix</b> -55 to 125°C |                  |                  | uffix<br>o 85°C  |      |
|-----------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------|-------------------|------------------|------------------------------|------------------|------------------|------------------|------|
| Parameter                                                       | Symbol                 | $V + = 15 \text{ V}, V - = -3 \text{ V}, V_L = 5$<br>$V \overline{WR} = 0.8 \text{ V}, \overline{RS}, EN = 2 \text{ V}$ |              | Temp <sup>b</sup> | Typ <sup>c</sup> | Min <sup>d</sup>             | Max <sup>d</sup> | Min <sup>d</sup> | Max <sup>d</sup> | Unit |
| Dynamic Characteristic                                          | cs (Cont'd)            |                                                                                                                         |              |                   |                  |                              |                  |                  |                  |      |
|                                                                 |                        | $R_{IN} = 10 \Omega, R_{L} = 10$                                                                                        | PLCC         | Room              | -77              |                              |                  |                  |                  |      |
| All Hostile Crosstalk                                           | X <sub>TALK(AH)</sub>  | f = 5  MHz, See Figure 7                                                                                                | DIP          | Room              | -72              |                              |                  |                  |                  | 1    |
| 7 III Trostile Crosstalk                                        | MIALK(AH)              | $R_{\rm IN} = 75 \Omega$ , $R_{\rm L} = 75 \Omega$                                                                      | PLCC         | Room              | -77              |                              |                  |                  |                  | ]    |
|                                                                 |                        | f = 5 MHz, See Figure 7                                                                                                 | DIP          | Room              | -72              |                              |                  |                  |                  | dB   |
| Differential Crosstalk                                          | X <sub>TALK(DIFF</sub> | $R_{IN} = 10 \Omega$ , $R_{L} = 10$<br>f = 5 MHz, See Figur                                                             | kΩ<br>e 10   | Room              | -84              |                              |                  |                  |                  |      |
| Differential Closstaik                                          | )`                     | $R_{IN} = R_L = 75 \Omega$<br>f = 5 MHz, See Figur                                                                      | e 10         | Room              | -84              |                              |                  |                  |                  |      |
| Bandwidth                                                       | BW                     | $R_L = 50 \Omega$ , See Figure                                                                                          | re 6         | Room              | 500              |                              |                  |                  |                  | MHz  |
| Power Supplies                                                  |                        |                                                                                                                         |              |                   |                  |                              |                  |                  |                  |      |
| Positive Supply Current                                         | I+                     | Any One Channel Selected with                                                                                           |              | Room<br>Full      | 0.6              |                              | 2<br>5           |                  | 2<br>5           | 4    |
| Negative Supply Current                                         | I-                     | Address Inputs at GND                                                                                                   | or 5 V       | Room<br>Full      | 0.6              | -1.8<br>-2                   |                  | -1.8<br>-2       |                  | . mA |
| Functional Check of                                             | V+ to V-               |                                                                                                                         |              | Full              |                  | 10                           | 21               | 10               | 21               |      |
| Maximum Operating                                               | V- to GND              | Functional Test On                                                                                                      | Full         |                   | -5.5             | 0                            | -5.5             | 0                | V                |      |
| Supply Voltage Range                                            | V+ to GND              |                                                                                                                         |              | Full              |                  | 10                           | 21               | 10               | 21               |      |
| Logic Supply Current                                            | $I_{L}$                |                                                                                                                         |              | Full              | 150              |                              | 500              |                  | 500              | μΑ   |
| Timing                                                          |                        |                                                                                                                         |              |                   |                  |                              |                  |                  |                  |      |
| Reset to Write                                                  | $t_{\mathrm{RW}}$      |                                                                                                                         |              | Room<br>Full      | -22              | 50                           |                  | 50               |                  |      |
| WR, RS<br>Minimum Pulse Width                                   | t <sub>MPW</sub>       |                                                                                                                         | Room<br>Full | 60                | 200              |                              | 200              |                  |                  |      |
| A <sub>0</sub> , A <sub>1</sub> , EN<br>Data Valid to Strobe    | $t_{\mathrm{DW}}$      | See Figure 1                                                                                                            | Room<br>Full | 20                | 100              |                              | 100              |                  | ns               |      |
| A <sub>0</sub> , A <sub>1</sub> , EN<br>Data Valid after Strobe | t <sub>WD</sub>        |                                                                                                                         | Room<br>Full | -20               | 50               |                              | 50               |                  |                  |      |
| Address Bus Tri-State <sup>e</sup>                              | $t_{AZ}$               |                                                                                                                         | Room         | 25                |                  |                              |                  |                  |                  |      |
| Address Bus Output                                              | $t_{AO}$               |                                                                                                                         | Room         | 95                |                  |                              |                  |                  | ]                |      |
| Address Bus Input                                               | $t_{AI}$               |                                                                                                                         | Room         | 110               |                  |                              |                  |                  |                  |      |

- a. Refer to PROCESS OPTION FLOWCHART (Section 5 of the 1994 Data Book or FaxBack number 7103).
  b. Room = 25°C, Full = as determined by the operating temperature suffix.
  c. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.

- The algebraic convention whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. Defined by system bus requirements.
- Each individual pin shown as GND must be grounded. Guaranteed by design, not subject to production test.

# **Control Circuitry**



\*Typical all Readback (AX, EN) pins

# **Typical Characteristics**













# Typical Characteristics (Cont'd)













# **Typical Characteristics (Cont'd)**





# **Output Timing Requirements**



#### Writing Data to Device



Delay Time Required after Reset before Write



Figure 1.

## **Test Circuits**



**Figure 2.** EN, CS,  $\overline{CS}$ , Turn On/Off Time



Figure 3.  $\overline{WR}$ , Turn On Time

# **Test Circuits (Cont'd)**



Figure 4. Transition Time and Break-Before-Make Interval



Figure 5. Charge Injection

# Test Circuits (Cont'd)



Figure 6. Bandwidth



Note:  $S_{A1}$  on or any other one channel on.



Figure 8. Chip Disabled Crosstalk



Figure 7. All Hostile Crosstalk

Figure 9. Adjacent Input Crosstalk



Figure 10. Differential Crosstalk

# **Test Circuits (Cont'd)**



Figure 11. On State Input Capacitance

Figure 12. Off State Input/Output Capacitance

# **Operating Voltage Range**



#### Notes:

- Both V+ and V- must have decoupling capacitors mounted as close as possible to the device pins. Typical
  decoupling capacitors would be 10-μF tantalum bead in parallel with 100-nF ceramic disc.
- b. Production tested with V + = 15 V and V = -3 V.
- a. For  $V_L = 5~V~\pm 10\%, 0.8$  or 2-V TTL compatibility is maintained over the entire operating voltage range.

Figure 13.

# **Pin Description**

|                          | Pin Number |                        |                                                                                                        |
|--------------------------|------------|------------------------|--------------------------------------------------------------------------------------------------------|
| Symbol                   | DG534A     | DG538A                 | Description                                                                                            |
| $D_A$                    | 2          | 2                      | Analog Output/Input                                                                                    |
| V+                       | 3          | 3                      | Positive Supply Voltage                                                                                |
| $S_{A1}$                 | 4          | 4                      | Analog Input/Output                                                                                    |
| $S_{A2}$                 | 6          | 6                      | Analog Input/Output                                                                                    |
| $S_{A3}$                 | _          | 8                      | Analog Input/Output                                                                                    |
| $S_{A4}$                 | _          | 10                     | Analog Input/Output                                                                                    |
| <del>4</del> /2          | 7          | _                      | 4 x 1 or 2 x 2 Select                                                                                  |
| 8/4                      | _          | 11                     | 8 x 1 or 4 x 2 Select                                                                                  |
| RS                       | 8          | 12                     | Reset                                                                                                  |
| $\overline{\mathrm{WR}}$ | 9          | 13                     | Write command that latches A, EN                                                                       |
| $A_0, A_1, A_2$          | 11, 10, –  | 16, 15, 14             | Binary address inputs that determine which channel(s) is/are connected to the output(s)                |
| EN                       | 12         | 17                     | Enable. Input/Output, if $EN = 0$ , all channels are open                                              |
| Ī/O                      | 13         | 18                     | Input/Output control. Used to write to or read from the address latches                                |
| $V_{\rm L}$              | 14         | 19                     | Logic Supply Voltage, usually +5 V                                                                     |
| $S_{B4}$                 | _          | 20                     | Analog Input/Output                                                                                    |
| $S_{B3}$                 | _          | 22                     | Analog Input/Output                                                                                    |
| $S_{B2}$                 | 15         | 24                     | Analog Input/Output                                                                                    |
| $S_{B1}$                 | 17         | 26                     | Analog Input/Output                                                                                    |
| V-                       | 18         | 27                     | Negative Supply Voltage                                                                                |
| $D_{B}$                  | 19         | 28                     | Analog Output/Input                                                                                    |
| GND                      | 1, 5, 16   | 1, 5, 7, 9, 21, 23, 25 | Analog and Digital Grounds. All grounds should be connected externally to optimize dynamic performance |

# **Applications**

### **Device Description**

The DG534A/538A D/CMOS wideband multiplexers offer single-ended or differential functions. A  $\overline{8}/4$  or  $\overline{4}/2$  logic input pin selects the single-ended or differential mode.

To meet the high dynamic performance demands of video, high definition TV, digital data routing (in excess of 100 Mbps), etc., the DG534A/538A are fabricated with DMOS transistors configured in 'T' arrangements with second level 'L' configurations (see Functional Block Diagram).

Use of DMOS technology yields devices with very low capacitance and low  $r_{DS(on)}$ . This directly relates to improved high frequency signal handling and higher switching speeds, while maintaining low insertion loss figures. The 'T' and 'L' switch configurations further improve dynamic performance by greatly reducing crosstalk and output node capacitances.

The DG534A/DG538A are improved pin-compatible replacements for the non-A versions. Improvements include: higher current readback drivers, readback of the EN bit, latchup protection

#### **Frequency Response**

A single multiplexer on-channel exhibits both resistance  $(r_{DS(on)})$  and capacitance  $(C_{S(on)})$ . This RC combination causes a frequency dependent attenuation of the analog signal. The -3-dB bandwidth of the DG534A/538A is typically 500 MHz (into 50  $\Omega$ ). This figure of 500 MHz illustrates that the switch-channel cannot be represented by a simple RC combination. The on capacitance of the channel is distributed along the on-resistance, and hence becomes a more complex multi-stage network of R's and C's making up the total  $r_{DS(on)}$  and  $C_{S(on)}$ .

# **Applications (Cont'd)**

#### **Power Supplies and Decoupling**

A useful feature of the DG534A/538A is its power supply flexibility. It can be operated from unipolar supplies (V – connected to 0 V) if required. Allowable operating voltage ranges are shown in Figure 13.

Note that the analog signal must not go below V- by more than 0.3 V (see absolute maximum ratings). However, the addition of a V- pin has a number of advantages:

- a. It allows flexibility in analog signal handling, i.e. with V-=-5 V and V+=15 V, up to  $\pm 5$  V ac signals can be accepted.
- b. The value of on capacitance (C<sub>S(on)</sub>) may be reduced by increasing the reverse bias across the internal FET body to source junction. V+ has no effect on C<sub>S(on)</sub>.
   It is useful to note that tests indicate that optimum video differential phase and gain occur when V- is -3 V.
- c. V- eliminates the need to bias an ac analog signal using potential dividers and large decoupling capacitors.

It is established rf design practice to incorporate sufficient bypass capacitors in the circuit to decouple the power supplies to all active devices in the circuit. The dynamic performance of the DG534/538 is adversely affected by poor decoupling of power supply pins. Also, since the substrate of the device is connected to the negative supply, proper decoupling of this pin is essential.

#### **Rules:**

- a. Decoupling capacitors should be incorporated on all power supply pins  $(V+, V-, V_L)$ .
- b. They should be mounted as close as possible to the device pins.
- c. Capacitors should have good frequency characteristics tantalum bead and/or ceramic disc types are suitable. Recommended decoupling capacitors are 1- to 10-μF tantalum bead, in parallel with 100-nF ceramic or polyester.
- d. Additional high frequency protection may be provided by  $51-\Omega$  carbon film resistors connected in series with the power supply pins (see Figure 14).

#### **Board Layout**

PCB layout rules for good high frequency performance must also be observed to achieve the performance boasted by the DG534A/538A. Some tips for minimizing stray effects are:

- Use extensive ground planes on double sided PCB separating adjacent signal paths. Multilayer PCB is even better.
- b. Keep signal paths as short as practically possible with all channel paths of near equal length.
- c. Use strip-line layout techniques.

Improvements in performance can be obtained by using PLCC parts instead of DIPs. The stray effects of the quad PLCC package are lower than those of the dual-in-line packages. Sockets for the PLCC packages usually increase crosstalk.



Figure 14. DG534A Power Supply Decoupling

#### **Interfacing**

Logic interfacing is easily accomplished. Comprehensive addressing and control functions are incorporated in the design.

The  $V_L$  pin permits interface to various logic types. The device is primarily designed to be TTL or CMOS logic compatible with +5 V applied to  $V_L$ . The actual logic threshold can be raised simply by increasing  $V_L$ .

### **Applications (Cont'd)**

A typical switching threshold versus  $V_L$  is shown in Figure 15.

These devices feature an address readback (Tally) facility, whereby the last address written to the device may be output to the system. This allows improved status monitoring and hand shaking without additional external components.

This function is controlled by the  $\overline{I}/O$  pin, which directly addresses the tri-state buffers connected to the EN and address pins. EN and address pins can be assigned to accept data (when  $\overline{I}/O = 0$ ;  $\overline{WR} = 0$ ;  $\overline{RS} = 1$ ), or output data (when  $\overline{I}/O = 1$ ;  $\overline{WR} = 1$ ;  $\overline{RS} = 1$ ), or to reflect a high impedance and latched state (when  $\overline{I}/O = 0$ ;  $\overline{WR} = 1$ ;  $\overline{RS} = 1$ ).

When  $\overline{I}/O$  is high, the address output can sink or source current. Note that  $V_L$  is the logic high output condition. This point must be respected if  $V_L$  is varied for input logic threshold shifting.

Further control pins facilitate easy microprocessor interface. On chip address, data latches are activated by  $\overline{WR}$ , which serves as a strobe type function eliminating the need for peripheral latch or memory I/O port devices. Also, for ease of interface, a direct reset function ( $\overline{RS}$ ) allows all latches to be cleared and switches opened. Reset should be used during power up, etc., to avoid spurious switch action. See Figure 16.

Channel address data can only be entered during  $\overline{WR}$  low, when the address latches are transparent and  $\overline{I}/O$  is low. Similarly, address readback is only operational when  $\overline{WR}$  and  $\overline{I}/O$  are high.

The Siliconix Si582 Video amplifier is recommended as an output buffer to reduce insertion loss and to drive coaxial cables. For low power video routing applications or for unity gain input buffers Siliconix Si581/Si584 are recommended.



Figure 15. Switching Threshold Voltage vs. V<sub>L</sub>



Figure 16. DG534A in a Video Matrix